Technical documents
Specifications
Brand
Texas InstrumentsLogic Family
LVC
Mounting Type
Surface Mount
Package Type
US
Pin Count
8
Maximum Propagation Delay Time @ Maximum CL
4.2 ns@ 5 V
Maximum Operating Supply Voltage
5.5 V
Dimensions
2.1 x 2.4 x 0.8mm
Propagation Delay Test Condition
50pF
Minimum Operating Temperature
-40 °C
Maximum Operating Temperature
+125 °C
Length
2.15mm
Height
0.8mm
Width
2.4mm
Minimum Operating Supply Voltage
1.65 V
Product details
74LVC Family Inverters & Buffers, Texas Instruments
Texas Instruments range of Inverters and Buffers from the 74LVC Family of Low-voltage CMOS Logic ICs. The 74LVC Family use silicon gate CMOS technology and is designed to operate at 3.3V, allowing a significant reduction in power consumption when compared to 5V systems.
Operating Voltage: 1.65 to 3.6V
5V tolerant inputs
Compatibility: Input LVTTL/TTL, Output LVCMOS
Latch-up performance exceeds 250 mA per JESD 17
ESD protection exceeds JESD 22
74LVC Family
Stock information temporarily unavailable.
Please check again later.
₪ 3.65
Each (In a Pack of 10) (ex VAT)
₪ 4.27
Each (In a Pack of 10) (inc VAT)
10
₪ 3.65
Each (In a Pack of 10) (ex VAT)
₪ 4.27
Each (In a Pack of 10) (inc VAT)
10
Buy in bulk
quantity | Unit price | Per Pack |
---|---|---|
10 - 40 | ₪ 3.65 | ₪ 36.50 |
50 - 90 | ₪ 3.021 | ₪ 30.21 |
100 - 190 | ₪ 2.601 | ₪ 26.01 |
200 - 390 | ₪ 2.182 | ₪ 21.82 |
400+ | ₪ 2.126 | ₪ 21.26 |
Technical documents
Specifications
Brand
Texas InstrumentsLogic Family
LVC
Mounting Type
Surface Mount
Package Type
US
Pin Count
8
Maximum Propagation Delay Time @ Maximum CL
4.2 ns@ 5 V
Maximum Operating Supply Voltage
5.5 V
Dimensions
2.1 x 2.4 x 0.8mm
Propagation Delay Test Condition
50pF
Minimum Operating Temperature
-40 °C
Maximum Operating Temperature
+125 °C
Length
2.15mm
Height
0.8mm
Width
2.4mm
Minimum Operating Supply Voltage
1.65 V
Product details
74LVC Family Inverters & Buffers, Texas Instruments
Texas Instruments range of Inverters and Buffers from the 74LVC Family of Low-voltage CMOS Logic ICs. The 74LVC Family use silicon gate CMOS technology and is designed to operate at 3.3V, allowing a significant reduction in power consumption when compared to 5V systems.
Operating Voltage: 1.65 to 3.6V
5V tolerant inputs
Compatibility: Input LVTTL/TTL, Output LVCMOS
Latch-up performance exceeds 250 mA per JESD 17
ESD protection exceeds JESD 22